Difference between revisions of "E04-018 DAQ"
From Hall A Wiki
(→Rdelay2) |
(→Coincidence timing cabling) |
||
Line 17: | Line 17: | ||
* Start of run / End of run | * Start of run / End of run | ||
− | =Coincidence timing cabling= | + | =Coincidence timing cabling= Bob's logbook page 34 |
RG213 on right ARM | RG213 on right ARM | ||
*1 T3 | *1 T3 |
Revision as of 21:25, 31 March 2007
Contents
Useful
Left arm detector stack phone 5151
General Information
For E04-018, TS was moved by Bob fron Left Arm to Right Arm to be able to have sufficient delays.
This section will have informations about the changes made for this experiment.
Since TS was moved were changed :
- cabling
- scalers
- delays
- Start of run / End of run
=Coincidence timing cabling= Bob's logbook page 34 RG213 on right ARM
- 1 T3
- 2 ? going into NIM ECL channel 4 (Lower left right crate ) to TS R Arm input 4 -> it's T4 !
- 3 labeled retiming from left arm to NIM lower left to PS715 discriminator channel 5 ( bottom module )to 7126 NIM/ECL channel 14 to R delay 2 channel 11 to NIM/ECL 7126 channel 15 (NIM left top slot 16 )to NIM/ECL (NIM right slot 3 channel 6) to FB 13 to TDC 1875 chan 32 , left arm retiming
- 4 Right arm retiming
- 5 ? going into NIM ECL channel output 14 (Lower left right crate ) wire pink and blue from TS L1A0
- 6 EDTM trigger
RG58
- 1 T1 Right
- 2 T5 from right to NIM/ECL on left ARM slot 9 left NIM crate PS 726 channel 14 to Fastbus 1877 slot 13 chan 51 ( black negative )
- 3 EDTM ?
1875 Right Arm
Slot ROC 16
- 1
- 32 FB13 Left CT
- 34 FB3
- 37 FB5
- 43 FB12
- 47 FB4
=1877 Right Arm= slot 3 bottom crate slaot 15 FB6 T3 chan 0 FB19 T5 chan 1 Slot 12 FB18 T1 FB23 delay R1 chan 3
Ldelay
T4 Ledelay 1 output 7 input 7
=Rdelay1= From Bob's logbook May 2006 page 32
- 1-5 T1 Delay
- 6 unused
- 7-9 T2
- 10-12 unused
- 13 Cerenkov
- 14 S1
- 15 S2
- 16 Strobe S1orS2
Rdelay2
- 1-2 T3 to TS
3-5 unused 6-9 L1A
- 9 Right delayed L1A for RT
- 10-16 delay retiming left arm
Efficiency trigger, MLU
MLU inputs
- 0 RDelay 1 14
- 1 RDelay 1 15
- 2
- 3
- 4
- 5
- 6
- 7
- 8
- 9
- 10
- 11
- 12
- 13
- 14
- 15
MLU outputs
- 0
- 1 T2
T2
TS -> NIM/ECL chan 2 (right crate right slot )-> Nim ECL chan 12 ( middle crate )-> RDelay 1 chan 9 ->RDelay1 chan 8 -> RDelay 1 chan 7 -> R MLU output 1